

# MOS INTEGRATED CIRCUIT $\mu$ PD78F9046

#### 8-BIT SINGLE-CHIP MICROCONTROLLER

#### **DESCRIPTION**

The  $\mu$ PD78F9046 is a  $\mu$ PD789046 Subseries product (small-scale package, general-purpose applications) of the 78K/0S Series.

The  $\mu$ PD78F9046 has flash memory in place of the internal ROM of the  $\mu$ PD789046.

Because flash memory allows the program to be written and erased with the device mounted on the target board, this product is ideal for development trials, small-scale production, or for applications that require frequent upgrades.

Detailed function descriptions are provided in the following user's manuals. Be sure to read them before designing.

μPD789046 Subseries User's Manual: U13600E 78K/0S Series User's Manual — Instruction: U11047E

#### **FEATURES**

- Pin-compatible with mask ROM version (except VPP pin)
- · Flash memory: 16 Kbytes
- Internal high-speed RAM: 512 bytes
- Minimum instruction execution time can be changed from high-speed (0.4  $\mu$ s; @5.0-MHz operation with main system clock) to ultra-low-speed (122  $\mu$ s: @32.768-kHz operation with subsystem clock)
- I/O ports: 34
- · Serial interface: 1 channel

3-wire serial I/O mode/UART mode can be selected

• Timer: 4 channels

16-bit timer: 1 channel
8-bit timer/event counter: 1 channel
Watch timer: 1 channel
Watchdog timer: 1 channel
Power supply voltage: VDD = 1.8 to 5.5 V

## **APPLICATIONS**

Cordless phones, etc.

#### **ORDERING INFORMATION**

|   | Part Number      | Package                          |
|---|------------------|----------------------------------|
| * | μPD78F9046GB-8ES | 44-pin plastic LQFP (10 × 10 mm) |

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.



#### **★ 78K/0S SERIES LINEUP**

The products in the 78K/0S Series are listed below. The names enclosed in boxes are subseries names.



Small-scale package, general-purpose applications





The major functional differences among the subseries are listed below.

| Function<br>Subseries Name |            | ROM          |       | Tir    | ner   |      | 8-Bit | 10-Bit | Carial Interfere  | 1/0 | V <sub>DD</sub> | Damadi                 |
|----------------------------|------------|--------------|-------|--------|-------|------|-------|--------|-------------------|-----|-----------------|------------------------|
|                            |            | Capacity     | 8-bit | 16-bit | Watch | WDT  | A/D   | A/D    | Serial Interface  | I/O | Value           | Remark                 |
| Small-scale                | μPD789046  | 16 K         | 1 ch  | 1 ch   | 1 ch  | 1 ch | _     | _      | 1 ch (UART:1 ch)  | 34  | 1.8 V           | _                      |
| package,<br>general-       | μPD789026  | 4 K to 16 K  |       |        | _     |      |       |        |                   |     |                 |                        |
| purpose<br>applications    | μPD789014  | 2Kto4K       | 2 ch  | _      |       |      |       |        |                   | 22  |                 |                        |
| Small-                     | μPD789177  | 16 K to 24 K |       |        |       |      |       | 8 ch   | 1 ch (UART: 1 ch) | 31  |                 |                        |
| scale<br>package,          | μPD789167  |              |       |        |       |      | 8 ch  | _      |                   |     |                 |                        |
| general-                   | μPD789156  | 8 K to 16 K  | 1 ch  |        | _     |      | _     | 4 ch   |                   | 20  |                 | On-chip                |
| purpose                    | μPD789146  |              |       |        |       |      | 4 ch  | _      |                   |     |                 | EEPROM                 |
|                            | μPD789134A | 2Kto8K       |       |        |       |      | _     | 4 ch   |                   |     |                 | RC oscillation         |
|                            | μPD789124A |              |       |        |       |      | 4 ch  | _      |                   |     |                 | version                |
|                            | μPD789114A |              |       |        |       |      | _     | 4 ch   |                   |     |                 | _                      |
|                            | μPD789104A |              |       |        |       |      | 4 ch  | _      |                   |     |                 |                        |
| Inverter control           | μPD789842  | 8 K to 16 K  | 3 ch  | Note   | 1 ch  | 1 ch | 8 ch  |        | 1 ch (UART: 1 ch) | 30  | 4.0 V           | _                      |
| LCD                        | μPD789830  | 24 K         | 1 ch  | 1 ch   | 1 ch  | 1 ch | _     |        | 1 ch (UART: 1 ch) | 30  | 2.7 V           | _                      |
| drive                      | μPD789417A | 12 K to 24 K | 3 ch  |        |       |      |       | 7 ch   |                   | 43  | 1.8 V           |                        |
|                            | μPD789407A |              |       |        |       |      | 7 ch  | _      |                   |     |                 |                        |
|                            | μPD789456  | 12 K to 16 K | 2 ch  |        |       |      | -     | 6 ch   | 1 ch (UART: 1 ch) | 30  |                 |                        |
|                            | μPD789446  |              |       |        |       |      | 6 ch  | _      |                   |     |                 |                        |
|                            | μPD789436  |              |       |        |       |      | _     | 6 ch   |                   | 40  |                 |                        |
|                            | μPD789426  |              |       |        |       |      | 6 ch  | _      |                   |     |                 |                        |
|                            | μPD789316  | 8 K to 16 K  |       |        |       |      | _     |        | 2 ch (UART: 1 ch) | 23  |                 | RC oscillation version |
|                            | μPD789306  |              |       |        |       |      |       |        |                   |     |                 | _                      |
| ASSP                       | μPD789800  | 8K           | 2 ch  | 1 ch   | _     | 1 ch | _     |        | 2 ch (USB: 1 ch)  | 31  | 4.0 V           | _                      |
|                            | μPD789840  |              |       |        |       |      | 4 ch  |        | 1 ch              | 29  | 2.8 V           |                        |
|                            | μPD789861  | 4K           |       | _      |       |      | _     |        | _                 | 14  | 1.8 V           | RC oscillation version |
|                            | μPD789860  |              |       |        |       |      |       |        |                   |     |                 | _                      |

Data Sheet U13546EJ1V0DS00

Note 10-bit timer: 1 channel



# **OVERVIEW OF FUNCTIONS**

|                     | Item              | Function                                                                                                                                                     |  |  |  |
|---------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Internal memory     | Flash memory      | 16 Kbytes                                                                                                                                                    |  |  |  |
|                     | High-speed RAM    | 512 bytes                                                                                                                                                    |  |  |  |
| Minimum instruction | on execution time | $0.4~\mu s/1.6~\mu s$ (@ 5.0-MHz operation with main system clock) 122 $\mu s$ (@32.768-kHz operation with subsystem clock)                                  |  |  |  |
| General-purpose r   | egisters          | 8 bits × 8 registers                                                                                                                                         |  |  |  |
| Instruction set     |                   | <ul><li>16-bit operation</li><li>Bit manipulation (set, reset, test), etc.</li></ul>                                                                         |  |  |  |
| I/O ports           |                   | • CMOS I/O: 34                                                                                                                                               |  |  |  |
| Serial interface    |                   | 3-wire serial I/O mode/UART mode selectable: 1 channel                                                                                                       |  |  |  |
| Timer               |                   | <ul> <li>16-bit timer: 1 channel</li> <li>8-bit timer/event counter: 1 channel</li> <li>Watch timer: 1 channel</li> <li>Watchdog timer: 1 channel</li> </ul> |  |  |  |
| Timer outputs       |                   | 2                                                                                                                                                            |  |  |  |
| Vectored interrupt  | Maskable          | Internal: 7, External: 4                                                                                                                                     |  |  |  |
| sources             | Non-maskable      | Internal: 1                                                                                                                                                  |  |  |  |
| Power supply volta  | age               | V <sub>DD</sub> = 1.8 to 5.5 V                                                                                                                               |  |  |  |
| Operating ambient   | temperature       | T <sub>A</sub> = -40 to +85°C                                                                                                                                |  |  |  |
| Package             |                   | 44-pin plastic LQFP (10 × 10 mm)                                                                                                                             |  |  |  |

# **CONTENTS**

|   | 1. | PIN CONFIGURATION (TOP VIEW)                                   | 6  |
|---|----|----------------------------------------------------------------|----|
|   | 2. | BLOCK DIAGRAM                                                  | 7  |
|   | 3. | PIN FUNCTIONS                                                  |    |
|   |    | 3.1 Port Pins                                                  | 8  |
|   |    | 3.2 Non-Port Pins                                              | _  |
|   |    | 3.3 Pin I/O Circuits and Recommended Connection of Unused Pins | 10 |
|   | 4. | MEMORY SPACE                                                   | 12 |
|   | 5. | PROGRAMMING FLASH MEMORY                                       | 13 |
|   |    | 5.1 Selecting Communication Mode                               | 13 |
|   |    | 5.2 Function of Flash Memory Programming                       | 14 |
|   |    | 5.3 Connecting Flashpro III                                    |    |
| * |    | 5.4 Example of Settings for Flashpro III (PG-FP3)              | 16 |
|   | 6. | INSTRUCTION SET OVERVIEW                                       | 17 |
|   |    | 6.1 Conventions                                                | 17 |
|   |    | 6.2 Operations                                                 | 19 |
|   | 7. | ELECTRICAL SPECIFICATIONS                                      | 24 |
| * | 8. | CHARACTERISTICS CURVES                                         | 36 |
|   | 9. | PACKAGE DRAWINGS                                               | 37 |
| * | 10 | RECOMMENDED SOLDERING CONDITIONS                               | 38 |
|   | AF | PENDIX A DIFFERENCES BETWEEN μPD78F9046 AND MASK ROM VERSIONS  | 39 |
|   | AF | PENDIX B DEVELOPMENT TOOLS                                     | 40 |
|   | ΔΕ | PENDIX C. RELATED DOCUMENTS                                    | 42 |

### 1. PIN CONFIGURATION (TOP VIEW)

# • 44-pin plastic LQFP (10 $\times$ 10 mm) $\mu$ PD78F9046GB-8ES



#### Caution Connect the VPP pin directly to Vsso or Vss1 in normal operation mode.

| ASCK20:                                  | Asynchronous Serial Input  | SCK20:      | Serial Clock                |
|------------------------------------------|----------------------------|-------------|-----------------------------|
| BZO90:                                   | Buzzer Output              | SI20:       | Serial Input                |
| CPT90:                                   | Capture Trigger Input      | SO20:       | Serial Output               |
| INTP0 to INTP2:                          | Interrupt from Peripherals | SS20:       | Chip Select Input           |
| $\overline{KR00}$ to $\overline{KR07}$ : | Key Return                 | TI80:       | Timer Input                 |
| P00 to P07:                              | Port 0                     | TO80, TO90: | Timer Output                |
| P10 to P17:                              | Port 1                     | TxD20:      | Transmit Data               |
| P20 to P27:                              | Port 2                     | VDD0, VDD1: | Power Supply                |
| P30, P31:                                | Port 3                     | VPP:        | Programming Power Supply    |
| P40 to P47:                              | Port 4                     | Vsso, Vss1: | Ground                      |
| RESET:                                   | Reset                      | X1, X2:     | Crystal (Main System Clock) |
| RxD20:                                   | Receive Data               | XT1, XT2:   | Crystal (Subsystem Clock)   |

#### 2. BLOCK DIAGRAM





# 3. PIN FUNCTIONS

# 3.1 Port Pins

| Pin Name   | I/O | Function                                                                                                                                                                    | After Reset | Alternate Function |
|------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|
| P00 to P07 | I/O | Port 0 8-bit input/output port Input/output can be specified in 1-bit units. When used as an input port, an on-chip pull-up resistor can be specified by means of software. | Input       |                    |
| P10 to P17 | I/O | Port 1 8-bit input/output port Input/output can be specified in 1-bit units. When used as an input port, an on-chip pull-up resistor can be specified by means of software. | Input       |                    |
| P20        | I/O | Port 2 8-bit input/output port                                                                                                                                              | Input       | SCK20/ASCK20       |
| P21        |     | Input/output can be specified in 1-bit units.  When used as an input port, an on-chip pull-up resistor can be                                                               |             | SO20/TxD20         |
| P22        |     | specified by means of software.                                                                                                                                             |             | SI20/RxD20         |
| P23        |     |                                                                                                                                                                             |             | <u>SS20</u>        |
| P24        |     |                                                                                                                                                                             |             | INTP0              |
| P25        |     |                                                                                                                                                                             |             | INTP1              |
| P26        |     |                                                                                                                                                                             |             | INTP2/CPT90        |
| P27        |     |                                                                                                                                                                             |             | TI80/TO80          |
| P30        | I/O | Port 3 2-bit input/output port                                                                                                                                              | Input       | TO90               |
| P31        |     | Input/output can be specified in 1-bit units.  When used as an input port, an on-chip pull-up resistor can be specified by means of software.                               |             | BZO90              |
| P40 to P47 | I/O | Port 4 8-bit input/output port Input/output can be specified in 1-bit units. When used as an input port, an on-chip pull-up resistor can be specified by means of software. | Input       | KR00 to KR07       |



### 3.2 Non-Port Pins

| Pin Name         | I/O    | Function                                                                                                                                             | After Reset | Alternate Function |
|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|
| INTP0            | Input  | External interrupt input for which the valid edge (rising edge, falling                                                                              | Input       | P24                |
| INTP1            |        | edge, or both rising and falling edges) can be specified.                                                                                            |             | P25                |
| INTP2            |        |                                                                                                                                                      |             | P26/CPT90          |
| KR00 to KR07     | Input  | Key return signal detection                                                                                                                          | Input       | P40 to P47         |
| SI20             | Input  | Serial interface serial data input                                                                                                                   | Input       | P22/RxD20          |
| SO20             | Output | Serial interface serial data output                                                                                                                  | Input       | P21/TxD20          |
| SCK20            | I/O    | Serial interface serial clock input/output                                                                                                           | Input       | P20/ASCK20         |
| SS20             | Input  | Chip select input for serial interface                                                                                                               | Input       | P23                |
| ASCK20           | Input  | Serial clock input for asynchronous serial interface                                                                                                 | Input       | P20/SCK20          |
| RxD20            | Input  | Serial data input for asynchronous serial interface                                                                                                  | Input       | P22/SI20           |
| TxD20            | Output | Serial data output for asynchronous serial interface                                                                                                 | Input       | P21/SO20           |
| TI80             | Input  | External count clock input to 8-bit timer 80                                                                                                         | Input       | P27/TO80           |
| TO80             | Output | 8-bit timer 80 output                                                                                                                                | Input       | P27/TI80           |
| TO90             | Output | 16-bit timer 90 output                                                                                                                               | Input       | P30                |
| BZO90            | Output | 16-bit timer 90 buzzer output                                                                                                                        | Input       | P31                |
| CPT90            | Input  | Capture edge input                                                                                                                                   | Input       | P26/INTP2          |
| X1               | Input  | Connecting crystal resonator for main system clock oscillation                                                                                       | _           | _                  |
| X2               | -      |                                                                                                                                                      | _           | _                  |
| XT1              | Input  | Connecting crystal resonator for subsystem clock oscillation                                                                                         | _           | _                  |
| XT2              |        |                                                                                                                                                      | _           | _                  |
| V <sub>DD0</sub> |        | Positive power supply of ports                                                                                                                       | -           | _                  |
| V <sub>DD1</sub> | -      | Positive power supply (except ports)                                                                                                                 | _           | _                  |
| Vsso             |        | Ground potential of ports                                                                                                                            | -           | _                  |
| Vss1             | _      | Ground potential (except ports)                                                                                                                      | _           | _                  |
| RESET            | Input  | System reset input                                                                                                                                   | Input       | _                  |
| Vpp              | _      | Flash memory programming mode setting. High-voltage application for program write/verify. Connect directly to Vsso or Vss1 in normal operation mode. | _           | -                  |

Data Sheet U13546EJ1V0DS00 9



#### 3.3 Pin I/O Circuits and Recommended Connection of Unused Pins

The input/output circuit type of each pin and recommended connection of unused pins are shown in Table 3-1. For the input/output circuit configuration of each type, refer to Figure 3-1.

Table 3-1. Types of Input/Output Circuits and Recommended Connection of Unused Pins

| Pin Name             | I/O Circuit Type | I/O   | Recommended Connection of Unused Pins                             |
|----------------------|------------------|-------|-------------------------------------------------------------------|
| P00 to P07           | 5-H              | I/O   | Input: Independently connect to VDD0 or VDD1, or VSS0 or VSS1 via |
| P10 to P17           |                  |       | a resistor.                                                       |
| P20/SCK20/ASCK20     | 8-C              |       | Output: Leave open.                                               |
| P21/SO20/TxD20       |                  |       |                                                                   |
| P22/SI20/RxD20       |                  |       |                                                                   |
| P23/SS20             |                  |       |                                                                   |
| P24/INTP0            |                  |       |                                                                   |
| P25/INTP1            |                  |       |                                                                   |
| P26/INTP2/CPT90      |                  |       |                                                                   |
| P27/TI80/TO80        |                  |       |                                                                   |
| P30/TO90             | 5-H              |       |                                                                   |
| P31/BZO90            |                  |       |                                                                   |
| P40/KR00 to P47/KR07 | 8-C              |       |                                                                   |
| XT1                  | -                | Input | Connect to Vsso or Vss1.                                          |
| XT2                  |                  | -     | Leave open.                                                       |
| RESET                | 2                | Input | _                                                                 |
| Vpp                  | -                | _     | Connect directly to Vsso or Vss1.                                 |

Figure 3-1. Pin Input/Output Circuits



Data Sheet U13546EJ1V0DS00



#### 4. MEMORY SPACE

The  $\mu$ PD78F9046 can access up to 64 Kbytes of memory space. Figure 4-1 shows the memory map.



Figure 4-1. Memory Map

#### 5. PROGRAMMING FLASH MEMORY

The program memory that is incorporated in the  $\mu$ PD78F9046 is flash memory.

With flash memory, it is possible to write programs on-board. Writing is performed by connecting a dedicated flash programmer (Flashpro III, (Part No. FL-PR3, PG-FP3)) to the host machine and the target system.

Remark FL-PR3 is a product of Naito Densei Machida Mfg. Co., Ltd.

#### 5.1 Selecting Communication Mode

 $V_{\mathsf{PP}}$ 

V<sub>DD</sub> V<sub>SS</sub>

Writing to flash memory is performed using the Flashpro III in a serial communication mode. Select one of the communication modes in Table 5-1. The selection of the communication mode is made by using the format shown in Figure 5-1. Each communication mode is selected using the number of VPP pulses shown in Table 5-1.

Communication Mode **VPP** Pulses Pins 3-wire serial I/O SCK20/ASCK20/P20 0 SO20/TxD20/P21 SI20/RxD20/P22 UART TxD20/SO20/P21 8 RxD20/SI20/P22 Pseudo 3-wire<sup>Note</sup> P00 (Serial clock input) 12 P01 (Serial data output) P02 (Serial data input)

Table 5-1. List of Communication Mode

**Note** Serial transfer is carried out by controlling ports with software.

Caution Be sure to select a communication mode using the number of VPP pulses shown in Table 5-1.

10 V

Figure 5-1. Format of Communication Mode Selection



1V0DS00 13



#### 5.2 Function of Flash Memory Programming

Operations such as writing to flash memory are performed by various command/data transmission and reception operations according to the selected communication mode. Table 5-2 shows the major functions of flash memory programming.

Table 5-2. Major Function of Flash Memory Programming

| Function          | Description                                                                                                                             |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Batch erase       | Deletes the entire memory contents                                                                                                      |
| Batch blank check | Checks the deletion status of the entire memory                                                                                         |
| Data write        | Performs a write operation to the flash memory based on the write start address and the number of data to be written (number of bytes). |
| Batch verify      | Compares the entire memory contents with the input data.                                                                                |

#### 5.3 Connecting Flashpro III

The connection of the Flashpro III and the  $\mu$ PD78F9046 differs according to the communication mode (3-wire serial I/O, UART, and pseudo 3-wire). The connections for each communication mode are shown in Figures 5-2, 5-3, and 5-4, respectively.

Figure 5-2. Connection of Flashpro III When Using 3-Wire Serial I/O Mode



**Note** n = 0, 1

Figure 5-3. Connection of Flashpro III When Using UART Mode



**Note** n = 0, 1

Figure 5-4. Connection of Flashpro III When Using Pseudo 3-Wire (When P0 Is Used)



Note n = 0, 1

Data Sheet U13546EJ1V0DS00



### ★ 5.4 Example of Settings for Flashpro III (PG-FP3)

When writing to flash memory using Flashpro III (PG-FP3), make the following settings.

- <1> Load a parameter file.
- <2> Select the mode of serial communication and serial clock with a type command.
- <3> Make the settings according to the example of settings for PG-FP3 shown below.

Table 5-3. Example of Settings for PG-FP3

| Communication Mode | Example of Settings for PG-F | P3                         | VPP Pulse NumberNote 1 |
|--------------------|------------------------------|----------------------------|------------------------|
| 3-wire serial I/O  | COMM PORT                    | SIO-ch0                    | 0                      |
|                    | CPU CLK                      | On Target Board            |                        |
|                    |                              | In Flashpro                |                        |
|                    | On Target Board              | 4.1943 MHz                 |                        |
|                    | SIO CLK                      | 1.0 MHz                    |                        |
|                    | In Flashpro                  | 4.0 MHz                    |                        |
|                    | SIO CLK                      | 1.0 MHz                    |                        |
| UART               | COMM PORT                    | UART-ch0                   | 8                      |
|                    | CPU CLK                      | On Target Board            |                        |
|                    | On Target Board              | 4.1943 MHz                 |                        |
|                    | UART BPS                     | 9600 bps <sup>Note 2</sup> |                        |
| Pseudo 3-wire      | COMM PORT                    | Port A                     | 12                     |
|                    | CPU CLK                      | On Target Board            |                        |
|                    |                              | In Flashpro                |                        |
|                    | On Target Board              | 4.1943 MHz                 |                        |
|                    | SIO CLK                      | 1 kHz                      |                        |
|                    | In Flashpro                  | 4.0 MHz                    |                        |
|                    | SIO CLK                      | 1 kHz                      |                        |

**Notes 1.** This is the number of VPP pulses that are supplied by the Flashpro III at serial communication initialization. The pins that will be used for communication are determined according to this number.

**2.** Select one of 9600 bps, 19200 bps, 38400 bps, or 76800 bps.

Remark COMM PORT: Serial port selection

SIO CLK: Serial clock frequency selection CPU CLK: Input CPU clock source selection

#### 6. INSTRUCTION SET OVERVIEW

The instruction set for the  $\mu$ PD78F9046 is listed later in this section.

#### 6.1 Conventions

#### 6.1.1 Operand identifiers and descriptions

The description made in the operand field of each instruction conforms to the operand identifier for the instructions listed below (the details conform to the assembly specifications). If more than one operand identifier is listed for an instruction, one is selected. Uppercase letters, #, !, \$, and [] are used to specify keywords, which must be written exactly as they appear. The meanings of these special characters are as follows:

- #: Immediate data specification
- \$: Relative address specification
- !: Absolute address specification
- []: Indirect address specification

Immediate data should be described using appropriate values or labels. The specification of values and labels must be accompanied by #, !, \$, or [].

Operand registers, expressed by the identifiers r or rp, can be described using both functional names (X, A, C, etc.) and absolute names (R0, R1, R2, and other names listed inside the parentheses in Table 6-1).

**Table 6-1. Operand Formats and Descriptions** 

| Identifier | Description                                                    |
|------------|----------------------------------------------------------------|
| r          | X (R0), A (R1), C (R2), B (R3), E (R4), D (R5), L (R6), H (R7) |
| rp         | AX (RP0), BC (RP1), DE (RP2), HL (RP3)                         |
| sfr        | Special function register symbol                               |
| saddr      | FE20H to FF1FH: Immediate data or label                        |
| saddrp     | FE20H to FF1FH: Immediate data or label (even addresses only)  |
| addr16     | 0000H to FFFFH: Immediate data or label                        |
|            | (only even address for 16-bit data transfer instructions)      |
| addr5      | 0040H to 007FH: Immediate data or label (even addresses only)  |
| word       | 16-bit immediate data or label                                 |
| byte       | 8-bit immediate data or label                                  |
| bit        | 3-bit immediate data or label                                  |

46EJ1V0DS00 17



#### 6.1.2 Descriptions of the operation field

A: A register (8-bit accumulator)

X: X register

B: B register

C: C register

D: D register

E: E register

H: H register

L: L register

AX: AX register pair (16-bit accumulator)

BC: BC register pair

DE: DE register pair

HL: HL register pair

PC: Program counter

SP: Stack pointer

PSW: Program status word

CY: Carry flag

AC: Auxiliary carry flag

Z: Zero flag

IE: Interrupt request enable flag

NMIS: Flag to indicate that a non-maskable interrupt is being handled

(): Contents of a memory location indicated by a parenthesized address or register name

XH, XL: Upper and lower 8 bits of a 16-bit register

Logical product (AND)

v: Logical sum (OR)

→: Exclusive OR

: Inverted data

addr16: 16-bit immediate data or label

jdisp8: Signed 8-bit data (displacement value)

#### 6.1.3 Description of the flag operation field

(blank): No change

0: To be cleared to 0

1: To be set to 1

x: To be set or cleared according to the result

R: To be restored to the previous value



### 6.2 Operations

| Mnemonic  | Onemand        | Durka | Clock | Onematica                   | Flag |    |    |
|-----------|----------------|-------|-------|-----------------------------|------|----|----|
| Minemonic | Operand        | Byte  | CIOCK | Operation                   |      | AC | CY |
| MOV       | r, #byte       | 3     | 6     | r ← byte                    |      |    |    |
|           | saddr, #byte   | 3     | 6     | (saddr) ← byte              |      |    |    |
|           | sfr, #byte     | 3     | 6     | sfr ← byte                  |      |    |    |
|           | A, r           | 2     | 4     | $A \leftarrow r$            |      |    |    |
|           | r, A           | 2     | 4     | r ← A                       |      |    |    |
|           | A, saddr       | 2     | 4     | $A \leftarrow (saddr)$      |      |    |    |
|           | saddr, A       | 2     | 4     | (saddr) ← A                 |      |    |    |
|           | A, sfr         | 2     | 4     | A ← sfr                     |      |    |    |
|           | sfr, A         | 2     | 4     | sfr ← A                     |      |    |    |
|           | A, !addr16     | 3     | 8     | A ← (addr16)                |      |    |    |
|           | !addr16, A     | 3     | 8     | (addr16) ← A                |      |    |    |
|           | PSW, #byte     | 3     | 6     | PSW ← byte                  | ×    | ×  | ×  |
|           | A, PSW         | 2     | 4     | $A \leftarrow PSW$          |      |    |    |
|           | PSW, A         | 2     | 4     | PSW ← A                     | ×    | ×  | ×  |
|           | A, [DE]        | 1     | 6     | $A \leftarrow (DE)$         |      |    |    |
|           | [DE], A        | 1     | 6     | (DE) ← A                    |      |    |    |
|           | A, [HL]        | 1     | 6     | $A \leftarrow (HL)$         |      |    |    |
|           | [HL], A        | 1     | 6     | (HL) ← A                    |      |    |    |
|           | A, [HL + byte] | 2     | 6     | A ← (HL + byte)             |      |    |    |
|           | [HL + byte], A | 2     | 6     | (HL + byte) ← A             |      |    |    |
| XCH       | A, X           | 1     | 4     | $A \leftrightarrow X$       |      |    |    |
|           | A, r           | 2     | 6     | $A \leftrightarrow r$       |      |    |    |
|           | A, saddr       | 2     | 6     | $A \leftrightarrow (saddr)$ |      |    |    |
|           | A, sfr         | 2     | 6     | $A \leftrightarrow (sfr)$   |      |    |    |
|           | A, [DE]        | 1     | 8     | $A \leftrightarrow (DE)$    |      |    |    |
|           | A, [HL]        | 1     | 8     | $A \leftrightarrow (HL)$    |      |    |    |
|           | A, [HL + byte] | 2     | 8     | A ↔ (HL + byte)             |      |    |    |
| MOVW      | rp, #word      | 3     | 6     | $rp \leftarrow word$        |      |    |    |
|           | AX, saddrp     | 2     | 6     | $AX \leftarrow (saddrp)$    |      |    |    |
|           | saddrp, AX     | 2     | 8     | (saddrp) ← AX               |      |    |    |
|           | AX, rp         | 1     | 4     | AX ← rp                     |      |    |    |
|           | rp, AX         | 1     | 4     | $rp \leftarrow AX$          |      |    |    |

**Notes 1.** Except when r = A.

**2.** Except when r = A or X.

3. Only when rp = BC, DE, or HL.

**Remark** The instruction clock cycle is based on the CPU clock (fcpu), specified by the processor clock control register (PCC).



| Mnemonic  | Operand        | Byte | Clock | Operation                                    |   | Flag |    |
|-----------|----------------|------|-------|----------------------------------------------|---|------|----|
| winemonic | Operand        | Буце | Olook | Operation                                    | Z | AC   | CY |
| XCHW      | AX, rp         | 1    | 8     | AX ↔ rp                                      |   |      |    |
| ADD       | A, #byte       | 2    | 4     | A, CY ← A + byte                             | × | ×    | ×  |
|           | saddr, #byte   | 3    | 6     | (saddr), CY ← (saddr) + byte                 | × | ×    | ×  |
|           | A, r           | 2    | 4     | A, CY ← A + r                                | × | ×    | ×  |
|           | A, saddr       | 2    | 4     | A, CY ← A + (saddr)                          | × | ×    | ×  |
|           | A, !addr16     | 3    | 8     | A, CY ← A + (addr16)                         | × | ×    | ×  |
|           | A, [HL]        | 1    | 6     | A, CY ← A + (HL)                             | × | ×    | ×  |
|           | A, [HL + byte] | 2    | 6     | A, CY ← A + (HL + byte)                      | × | ×    | ×  |
| ADDC      | A, #byte       | 2    | 4     | A, CY ← A + byte + CY                        | × | ×    | ×  |
|           | saddr, #byte   | 3    | 6     | $(saddr),CY \leftarrow (saddr) + byte + CY$  | × | ×    | ×  |
|           | A, r           | 2    | 4     | $A, CY \leftarrow A + r + CY$                | × | ×    | ×  |
|           | A, saddr       | 2    | 4     | $A, CY \leftarrow A + (saddr) + CY$          | × | ×    | ×  |
|           | A, !addr16     | 3    | 8     | A, CY ← A + (addr16) + CY                    | × | ×    | ×  |
|           | A, [HL]        | 1    | 6     | $A, CY \leftarrow A + (HL) + CY$             | × | ×    | ×  |
|           | A, [HL + byte] | 2    | 6     | A, CY ← A + (HL + byte) + CY                 | × | ×    | ×  |
| SUB       | A, #byte       | 2    | 4     | A, CY ← A – byte                             | × | ×    | ×  |
|           | saddr, #byte   | 3    | 6     | (saddr), $CY \leftarrow (saddr) - byte$      | × | ×    | ×  |
|           | A, r           | 2    | 4     | $A, CY \leftarrow A - r$                     | × | ×    | ×  |
|           | A, saddr       | 2    | 4     | A, CY ← A − (saddr)                          | × | ×    | ×  |
|           | A, !addr16     | 3    | 8     | A, CY ← A − (addr16)                         | × | ×    | ×  |
|           | A, [HL]        | 1    | 6     | A, CY ← A − (HL)                             | × | ×    | ×  |
|           | A, [HL + byte] | 2    | 6     | A, CY ← A − (HL + byte)                      | × | ×    | ×  |
| SUBC      | A, #byte       | 2    | 4     | A, CY ← A – byte – CY                        | × | ×    | ×  |
|           | saddr, #byte   | 3    | 6     | (saddr), $CY \leftarrow (saddr) - byte - CY$ | × | ×    | ×  |
|           | A, r           | 2    | 4     | $A, CY \leftarrow A - r - CY$                | × | ×    | ×  |
|           | A, saddr       | 2    | 4     | A, CY ← A − (saddr) − CY                     | × | ×    | ×  |
|           | A, !addr16     | 3    | 8     | A, CY ← A − (addr16) − CY                    | × | ×    | ×  |
|           | A, [HL]        | 1    | 6     | $A, CY \leftarrow A - (HL) - CY$             | × | ×    | ×  |
|           | A, [HL + byte] | 2    | 6     | A, CY ← A − (HL + byte) − CY                 | × | ×    | ×  |
| AND       | A, #byte       | 2    | 4     | $A \leftarrow A \wedge byte$                 | × |      |    |
|           | saddr, #byte   | 3    | 6     | (saddr) ← (saddr) ∧ byte                     | × |      |    |
|           | A, r           | 2    | 4     | $A \leftarrow A \wedge r$                    | × |      | _  |
|           | A, saddr       | 2    | 4     | $A \leftarrow A \wedge (saddr)$              | × |      |    |
|           | A, !addr16     | 3    | 8     | $A \leftarrow A \wedge (addr16)$             | × |      |    |
|           | A, [HL]        | 1    | 6     | $A \leftarrow A \wedge (HL)$                 | × |      |    |
|           | A, [HL + byte] | 2    | 6     | $A \leftarrow A \wedge (HL + byte)$          | × |      |    |

**Note** Only when rp = BC, DE, or HL.

**Remark** The instruction clock cycle is based on the CPU clock (fcpu), specified by the processor clock control register (PCC).



| N.4      | Oceanord       | Dotte | Olevelo | Qtion                                                                     |   | Flag |    |
|----------|----------------|-------|---------|---------------------------------------------------------------------------|---|------|----|
| Mnemonic | Operand        | Byte  | Clock   | Operation                                                                 | Z | AC   | CY |
| OR       | A, #byte       | 2     | 4       | $A \leftarrow A \lor byte$                                                | × |      |    |
|          | saddr, #byte   | 3     | 6       | (saddr) ← (saddr) ∨ byte                                                  | × |      |    |
|          | A, r           | 2     | 4       | $A \leftarrow A \lor r$                                                   | × |      |    |
|          | A, saddr       | 2     | 4       | $A \leftarrow A \lor (saddr)$                                             | × |      |    |
|          | A, !addr16     | 3     | 8       | $A \leftarrow A \lor (addr16)$                                            | × |      |    |
|          | A, [HL]        | 1     | 6       | $A \leftarrow A \lor (HL)$                                                | × |      |    |
|          | A, [HL + byte] | 2     | 6       | $A \leftarrow A \lor (HL + byte)$                                         | × |      |    |
| XOR      | A, #byte       | 2     | 4       | A ← A → byte                                                              | × |      |    |
|          | saddr, #byte   | 3     | 6       | (saddr) ← (saddr) <del>∨</del> byte                                       | × |      |    |
|          | A, r           | 2     | 4       | $A \leftarrow A \forall r$                                                | × |      |    |
|          | A, saddr       | 2     | 4       | A ← A ∀ (saddr)                                                           | × |      |    |
|          | A, !addr16     | 3     | 8       | A ← A ∀ (addr16)                                                          | × |      |    |
|          | A, [HL]        | 1     | 6       | $A \leftarrow A \forall (HL)$                                             | × |      |    |
|          | A, [HL + byte] | 2     | 6       | A ← A → (HL + byte)                                                       | × |      |    |
| CMP      | A, #byte       | 2     | 4       | A – byte                                                                  | × | ×    | ×  |
|          | saddr, #byte   | 3     | 6       | (saddr) – byte                                                            | × | ×    | ×  |
|          | A, r           | 2     | 4       | A – r                                                                     | × | ×    | ×  |
|          | A, saddr       | 2     | 4       | A – (saddr)                                                               | × | ×    | ×  |
|          | A, !addr16     | 3     | 8       | A – (addr16)                                                              | × | ×    | ×  |
|          | A, [HL]        | 1     | 6       | A – (HL)                                                                  | × | ×    | ×  |
|          | A, [HL + byte] | 2     | 6       | A – (HL + byte)                                                           | × | ×    | ×  |
| ADDW     | AX, #word      | 3     | 6       | $AX, CY \leftarrow AX + word$                                             | × | ×    | ×  |
| SUBW     | AX, #word      | 3     | 6       | $AX, CY \leftarrow AX - word$                                             | × | ×    | ×  |
| CMPW     | AX, #word      | 3     | 6       | AX – word                                                                 | × | ×    | ×  |
| INC      | r              | 2     | 4       | r ← r + 1                                                                 | × | ×    |    |
|          | saddr          | 2     | 4       | (saddr) ← (saddr) + 1                                                     | × | ×    |    |
| DEC      | r              | 2     | 4       | r ← r − 1                                                                 | × | ×    |    |
|          | saddr          | 2     | 4       | (saddr) ← (saddr) – 1                                                     | × | ×    |    |
| INCW     | rp             | 1     | 4       | rp ← rp + 1                                                               |   |      |    |
| DECW     | rp             | 1     | 4       | rp ← rp − 1                                                               |   |      |    |
| ROR      | A, 1           | 1     | 2       | $(CY,A_7 \leftarrow A_0,A_{m-1} \leftarrow A_m) \times 1$                 |   |      | ×  |
| ROL      | A, 1           | 1     | 2       | $(CY,A_0\leftarrow A_7,A_{m+1}\leftarrow A_m)\times 1$                    |   |      | ×  |
| RORC     | A, 1           | 1     | 2       | $(CY \leftarrow A_0, A_7 \leftarrow CY, A_{m-1} \leftarrow A_m) \times 1$ |   |      | ×  |
| ROLC     | A, 1           | 1     | 2       | $(CY \leftarrow A_7, A_0 \leftarrow CY, A_{m+1} \leftarrow A_m) \times 1$ |   |      | ×  |

**Remark** The instruction clock cycle is based on the CPU clock (fcpu), specified by the processor clock control register (PCC).

Data Sheet U13546EJ1V0DS00 21



|          |            |      |       | 0 "                                                                                                                                                                 |   | Flag | J  |
|----------|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|----|
| Mnemonic | Operand    | Byte | Clock | Operation                                                                                                                                                           | Z | AC   | CY |
| SET1     | saddr. bit | 3    | 6     | (saddr. bit) ← 1                                                                                                                                                    |   |      |    |
|          | sfr. bit   | 3    | 6     | sfr. bit ← 1                                                                                                                                                        |   |      |    |
|          | A. bit     | 2    | 4     | A. bit ← 1                                                                                                                                                          |   |      |    |
|          | PSW. bit   | 3    | 6     | PSW. bit ← 1                                                                                                                                                        | × | ×    | ×  |
|          | [HL]. bit  | 2    | 10    | (HL). bit ← 1                                                                                                                                                       |   |      |    |
| CLR1     | saddr. bit | 3    | 6     | (saddr. bit) ← 0                                                                                                                                                    |   |      |    |
|          | sfr. bit   | 3    | 6     | sfr. bit ← 0                                                                                                                                                        |   |      |    |
|          | A. bit     | 2    | 4     | A. bit ← 0                                                                                                                                                          |   |      |    |
|          | PSW. bit   | 3    | 6     | PSW. bit $\leftarrow$ 0                                                                                                                                             | × | ×    | ×  |
|          | [HL]. bit  | 2    | 10    | (HL). bit ← 0                                                                                                                                                       |   |      |    |
| SET1     | CY         | 1    | 2     | CY ← 1                                                                                                                                                              |   |      | 1  |
| CLR1     | CY         | 1    | 2     | CY ← 0                                                                                                                                                              |   |      | 0  |
| NOT1     | CY         | 1    | 2     | $CY \leftarrow \overline{CY}$                                                                                                                                       |   |      | ×  |
| CALL     | !addr16    | 3    | 6     | $ \begin{aligned} &(SP-1) \leftarrow (PC+3)_H, (SP-2) \leftarrow (PC+3)_L,\\ &PC \leftarrow addr16, SP \leftarrow SP-2 \end{aligned} $                              |   |      |    |
| CALLT    | [addr5]    | 1    | 8     | $(SP-1) \leftarrow (PC+1)_H, (SP-2) \leftarrow (PC+1)_L,$<br>$PC_H \leftarrow (00000000, addr5+1),$<br>$PC_L \leftarrow (00000000, addr5),$<br>$SP \leftarrow SP-2$ |   |      |    |
| RET      |            | 1    | 6     | $PC_H \leftarrow (SP + 1), PC_L \leftarrow (SP),$<br>$SP \leftarrow SP + 2$                                                                                         |   |      |    |
| RETI     |            | 1    | 8     | $\begin{aligned} & PCH \leftarrow (SP+1), PCL \leftarrow (SP), \\ & PSW \leftarrow (SP+2), SP \leftarrow SP+3, \\ & NMIS \leftarrow 0 \end{aligned}$                | R | R    | R  |
| PUSH     | PSW        | 1    | 2     | (SP − 1) ← PSW, SP ← SP − 1                                                                                                                                         |   |      |    |
|          | rp         | 1    | 4     | $(SP-1) \leftarrow rpH, (SP-2) \leftarrow rpL,$<br>$SP \leftarrow SP-2$                                                                                             |   |      |    |
| POP      | PSW        | 1    | 4     | $PSW \leftarrow (SP),SP \leftarrow SP + 1$                                                                                                                          | R | R    | R  |
|          | rp         | 1    | 6     | $rpH \leftarrow (SP + 1), rpL \leftarrow (SP),$<br>$SP \leftarrow SP + 2$                                                                                           |   |      |    |
| MOVW     | SP, AX     | 2    | 8     | SP ← AX                                                                                                                                                             |   |      |    |
|          | AX, SP     | 2    | 6     | AX ← SP                                                                                                                                                             |   |      |    |
| BR       | !addr16    | 3    | 6     | PC ← addr16                                                                                                                                                         |   |      |    |
|          | \$addr16   | 2    | 6     | PC ← PC + 2 + jdisp8                                                                                                                                                |   |      |    |
|          | AX         | 1    | 6     | $PCH \leftarrow A, PCL \leftarrow X$                                                                                                                                |   |      |    |

**Remark** The instruction clock cycle is based on the CPU clock (fcpu), specified by the processor clock control register (PCC).



|          |                      | 5.   |       |                                                                                                                |   | Flag  |
|----------|----------------------|------|-------|----------------------------------------------------------------------------------------------------------------|---|-------|
| Mnemonic | Operand              | Byte | Clock | Operation                                                                                                      | Z | AC CY |
| ВС       | \$addr16             | 2    | 6     | PC ← PC + 2 + jdisp8 if CY = 1                                                                                 |   |       |
| BNC      | \$addr16             | 2    | 6     | PC ← PC + 2 + jdisp8 if CY = 0                                                                                 |   |       |
| BZ       | \$addr16             | 2    | 6     | PC ← PC + 2 + jdisp8 if Z = 1                                                                                  |   |       |
| BNZ      | \$addr16             | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8 \text{ if } Z = 0$                                                              |   |       |
| ВТ       | saddr. bit, \$addr16 | 4    | 10    | PC ← PC + 4 + jdisp8 if (saddr. bit) = 1                                                                       |   |       |
|          | sfr. bit, \$addr16   | 4    | 10    | PC ← PC + 4 + jdisp8 if sfr. bit = 1                                                                           |   |       |
|          | A. bit, \$addr16     | 3    | 8     | PC ← PC + 3 + jdisp8 if A. bit = 1                                                                             |   |       |
|          | PSW. bit, \$addr16   | 4    | 10    | PC ← PC + 4 + jdisp8 if PSW. bit = 1                                                                           |   |       |
| BF       | saddr. bit, \$addr16 | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$<br>if (saddr. bit) = 0                                                         |   |       |
|          | sfr. bit, \$addr16   | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8 \text{ if sfr. bit} = 0$                                                        |   |       |
|          | A. bit, \$addr16     | 3    | 8     | $PC \leftarrow PC + 3 + jdisp8 \text{ if A. bit} = 0$                                                          |   |       |
|          | PSW. bit, \$addr16   | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8 \text{ if PSW. bit} = 0$                                                        |   |       |
| DBNZ     | B, \$addr16          | 2    | 6     | $B \leftarrow B - 1$ , then<br>PC $\leftarrow$ PC + 2 + jdisp8 if B $\neq$ 0                                   |   |       |
|          | C, \$addr16          | 2    | 6     | $C \leftarrow C - 1$ , then $PC \leftarrow PC + 2 + jdisp8 if C \neq 0$                                        |   |       |
|          | saddr, \$addr16      | 3    | 8     | $(\text{saddr}) \leftarrow (\text{saddr}) - 1$ , then $PC \leftarrow PC + 3 + \text{jdisp8 if (saddr)} \neq 0$ |   |       |
| NOP      |                      | 1    | 2     | No Operation                                                                                                   |   |       |
| El       |                      | 3    | 6     | IE ← 1 (Enable Interrupt)                                                                                      |   |       |
| DI       |                      | 3    | 6     | IE ← 0 (Disable Interrupt)                                                                                     |   |       |
| HALT     |                      | 1    | 2     | Set HALT Mode                                                                                                  |   |       |
| STOP     |                      | 1    | 2     | Set STOP Mode                                                                                                  |   |       |

**Remark** The instruction clock cycle is based on the CPU clock (fcpu), specified by the processor clock control register (PCC).

Data Sheet U13546EJ1V0DS00



#### 7. ELECTRICAL SPECIFICATIONS

Absolute Maximum Ratings (T<sub>A</sub> = 25°C)

| Parameter                     | Symbol           | Conditions                      | Ratings                       | Unit |
|-------------------------------|------------------|---------------------------------|-------------------------------|------|
| Supply voltage                | VDD              |                                 | -0.3 to +6.5                  | V    |
|                               | V <sub>PP</sub>  |                                 | -0.3 to +10.5                 | V    |
| Input voltage                 | Vı               |                                 | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output voltage                | Vo               |                                 | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output current, high          | Іон              | Per pin                         | -10                           | mA   |
|                               |                  | Total for all pins              | -30                           | mA   |
| Output current, low           | loL              | Per pin                         | 30                            | mA   |
|                               |                  | Total for all pins              | 160                           | mA   |
| Operating ambient temperature | TA               | In normal operation mode        | -40 to +85                    | °C   |
| ,                             |                  | During flash memory programming | 10 to 40                      | °C   |
| Storage temperature           | T <sub>stg</sub> |                                 | -40 to +125                   | °C   |

Caution Product quality may suffer if the maximum absolute ratings exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

| Resonator         | Recommended Circuit             | Parameter                                        | Conditions                                                       | MIN. | TYP. | MAX. | Unit |
|-------------------|---------------------------------|--------------------------------------------------|------------------------------------------------------------------|------|------|------|------|
| Ceramic resonator | VPP X1 X2                       | Oscillation frequency (fx) <sup>Note 1</sup>     | V <sub>DD</sub> = Oscillation voltage range                      | 1.0  |      | 5.0  | MHz  |
|                   | C1± C2±                         | Oscillation stabilization time <sup>Note 2</sup> | After V <sub>DD</sub> reaches the oscillation voltage range MIN. |      |      | 4    | ms   |
| Crystal resonator | VPP X1 X2                       | Oscillation frequency (fx) <sup>Note 1</sup>     |                                                                  | 1.0  |      | 5.0  | MHz  |
|                   | C1= C2=                         | Oscillation stabilization time <sup>Note 2</sup> | V <sub>DD</sub> = 4.5 to 5.5 V                                   |      |      | 10   | ms   |
|                   | <del>////</del>                 |                                                  |                                                                  |      |      | 30   | ms   |
| External clock    | X1 X2                           | X1 input frequency (fx) <sup>Note 1</sup>        |                                                                  | 1.0  |      | 5.0  | MHz  |
|                   | $\stackrel{\downarrow}{\wedge}$ | X1 input high-/low-level width (txH, txL)        |                                                                  | 85   |      | 500  | ns   |
|                   | X1 X2                           | X1 input frequency (fx) <sup>Note 1</sup>        | V <sub>DD</sub> = 2.7 to 5.5 V                                   | 1.0  |      | 5.0  | MHz  |
|                   | OPEN                            | X1 input high-/low-level width (txH, txL)        | V <sub>DD</sub> = 2.7 to 5.5 V                                   | 85   |      | 500  | ns   |

- Notes 1. Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time.
  - **2.** Time required to stabilize oscillation after reset or STOP mode release. Use a resonator whose oscillation is stabilized within the oscillation stabilization wait time.
- Cautions 1. When using the system clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance.
  - · Keep the wiring length as short as possible.
  - · Do not cross the wiring with the other signal lines.
  - . Do not route the wiring near a signal line through which a high fluctuating current flows.
  - Always make the ground point of the oscillator capacitor the same potential as Vsso.
  - . Do not ground the capacitor to a ground pattern through which a high current flows.
  - · Do not fetch signals from the oscillator.
  - When the main system clock is stopped and the device is operating on the subsystem clock, wait until the oscillation stabilization time has been secured by the program before switching back to the main system clock.
- **Remark** For the resonator selection and oscillator constant, customers are requested to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation.

\*

#### Subsystem Clock Oscillator Characteristics (TA = -40 to +85°C, VDD = 1.8 to 5.5 V)

| Resonator         | Recommended Circuit | Parameter                                     | Conditions         | MIN. | TYP.   | MAX. | Unit |
|-------------------|---------------------|-----------------------------------------------|--------------------|------|--------|------|------|
| Crystal resonator | VPP XT1 XT2         | Oscillation frequency (fxr) <sup>Note 1</sup> |                    | 32   | 32.768 | 35   | kHz  |
|                   | C3= C4=             | Oscillation stabilization time Note 2         | VDD = 4.5 to 5.5 V |      | 1.2    | 2    | s    |
|                   |                     | ume                                           |                    |      |        | 10   | s    |
| External clock    | XT1 XT2             | XT1 input frequency (fxT) <sup>Note 1</sup>   |                    | 32   |        | 35   | kHz  |
|                   | Å                   | X1 input high-/low-level width (txth, txtl)   |                    | 14.3 |        | 15.6 | μs   |

- Notes 1. Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time.
  - **2.** Time required to stabilize oscillation after reset or STOP mode release. Use a resonator whose oscillation is stabilized within the oscillation stabilization wait time.
- Cautions 1. When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance.
  - Keep the wiring length as short as possible.
  - Do not cross the wiring with the other signal lines.
  - Do not route the wiring near a signal line through which a high fluctuation current flows.
  - Always make the ground point of the oscillator capacitor the same potential as VSS0.
  - Do not ground the capacitor to a ground pattern through which a high current flows.
  - Do not fetch signals from the oscillator.
  - The subsystem clock oscillator is designed as a low-amplitude circuit for reducing current consumption, and is more prone to malfunction due to noise than the main system clock oscillator. Particular care is therefore required with the wiring method when the subsystem clock is used.
- **Remark** For the resonator selection and oscillator constant, customers are requested to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation.

 $\star$  DC Characteristics (T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = 1.8 to 5.5 V)

| Parameter                    | Symbol           | (                                  | Condition     | ons                            | MIN.                  | TYP. | MAX.               | Unit |
|------------------------------|------------------|------------------------------------|---------------|--------------------------------|-----------------------|------|--------------------|------|
| Output current, high         | Іон              | Per pin                            |               |                                |                       |      | -1                 | mA   |
|                              |                  | Total for all pins                 |               |                                |                       |      | -15                | mA   |
| Output current, low          | lol              | Per pin                            |               |                                |                       |      | 10                 | mA   |
|                              |                  | Total for all pins                 |               |                                |                       |      | 80                 | mA   |
| Input voltage, high          | V <sub>IH1</sub> | P00 to P07, P10 to P               | P17,          | V <sub>DD</sub> = 2.7 to 5.5 V | 0.7Vdd                |      | V <sub>DD</sub>    | V    |
|                              |                  | P30, P31                           |               |                                | 0.9V <sub>DD</sub>    |      | V <sub>DD</sub>    | V    |
|                              | V <sub>IH2</sub> | RESET, P20 to P27, P40 to P47,     |               | V <sub>DD</sub> = 2.7 to 5.5 V | 0.8Vpp                |      | V <sub>DD</sub>    | V    |
|                              |                  |                                    |               |                                | 0.9V <sub>DD</sub>    |      | V <sub>DD</sub>    | V    |
|                              | VIH3             | X1, X2                             |               | V <sub>DD</sub> = 4.5 to 5.5 V | V <sub>DD</sub> - 0.5 |      | V <sub>DD</sub>    | V    |
|                              |                  |                                    |               |                                | V <sub>DD</sub> - 0.1 |      | V <sub>DD</sub>    | V    |
|                              | VIH4             | XT1, XT2                           |               | VDD = 4.5 to 5.5 V             | VDD - 0.5             |      | VDD                | V    |
|                              |                  |                                    |               |                                | V <sub>DD</sub> - 0.1 |      | V <sub>DD</sub>    | V    |
| Input voltage, low           | V <sub>IL1</sub> | P00 to P07, P10 to P17, V          |               | V <sub>DD</sub> = 2.7 to 5.5 V | 0                     |      | 0.3V <sub>DD</sub> | V    |
|                              |                  | P30, P31                           |               |                                | 0                     |      | 0.1V <sub>DD</sub> | V    |
|                              | V <sub>IL2</sub> | RESET, P20 to P27, P40             |               | V <sub>DD</sub> = 2.7 to 5.5 V | 0                     |      | 0.2V <sub>DD</sub> | V    |
|                              |                  | to P47                             |               |                                | 0                     |      | 0.1V <sub>DD</sub> | V    |
|                              | VIL3             | X1, X2                             |               | V <sub>DD</sub> = 4.5 to 5.5 V | 0                     |      | 0.4                | V    |
|                              |                  |                                    |               |                                | 0                     |      | 0.1                | V    |
|                              | VIL4             | XT1, XT2                           |               | V <sub>DD</sub> = 4.5 to 5.5 V | 0                     |      | 0.4                | V    |
|                              |                  |                                    |               |                                | 0                     |      | 0.1                | V    |
| Output voltage,              | Vон              | V <sub>DD</sub> = 4.5 to 5.5 V, Io | н = -1 і      | mA                             | V <sub>DD</sub> - 1.0 |      |                    | V    |
| high                         |                  | V <sub>DD</sub> = 1.8 to 5.5 V, Io | н = -10       | 00 μΑ                          | V <sub>DD</sub> - 0.5 |      |                    | V    |
| Output voltage, low          | Vol              | V <sub>DD</sub> = 4.5 to 5.5 V, Io | ∟ = 10 r      | mA                             |                       |      | 1.0                | V    |
|                              |                  | V <sub>DD</sub> = 1.8 to 5.5 V, Io | L = 400       | μΑ                             |                       |      | 0.5                | V    |
| Input leakage                | <b>I</b> LIH1    | VIN = VDD                          | Pins ot       | her than X1, X2, XT1, XT2      |                       |      | 3                  | μΑ   |
| current, high                | ILIH2            | ]                                  | X1, X2        | 2                              |                       |      | 20                 | μΑ   |
| Input leakage current, low   | ILIL1            | VIN = 0 V                          | Pins o<br>XT2 | ther than X1, X2, XT1,         |                       |      | -3                 | μΑ   |
|                              | ILIL2            | ]                                  | X1, X2        | 2                              |                       |      | -20                | μΑ   |
| Output leakage current, high | Ісон             | Vout = Vdd                         |               |                                |                       |      | 3                  | μΑ   |
| Output leakage current, low  | ILOL             | Vоит = 0 V                         | рит = 0 V     |                                |                       |      | -3                 | μΑ   |
| Software pull-up resistor    | R                | VIN = 0 V                          |               |                                | 50                    | 100  | 200                | kΩ   |

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

 $\star$  DC Characteristics (TA = -40 to +85°C, VDD = 1.8 to 5.5 V)

| Parameter            | Symbol                                                                                                                              | Cond                                         | ditions                                           | MIN. | TYP. | MAX. | Unit |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------|------|------|------|------|
| Supply currentNote 1 | I <sub>DD1</sub>                                                                                                                    | 5.0-MHz crystal                              | $V_{DD} = 5.0 \text{ V} \pm 10\%^{\text{Note 3}}$ |      | 4.2  | 15   | mA   |
|                      |                                                                                                                                     | oscillation operating mode                   | V <sub>DD</sub> = 3.0 V ± 10% <sup>Note 4</sup>   |      | 1.0  | 5.0  | mA   |
|                      |                                                                                                                                     | (C1 = C2 = 22 pF)                            | $V_{DD} = 2.0 \text{ V} \pm 10\%^{\text{Note 4}}$ |      | 0.8  | 3.0  | mA   |
|                      | I <sub>DD2</sub>                                                                                                                    | 5.0-MHz crystal                              | $V_{DD} = 5.0 \text{ V} \pm 10\%^{\text{Note 3}}$ |      | 0.8  | 5.0  | mA   |
|                      | oscillation HALT mod<br>(C1 = C2 = 22 pF)                                                                                           | oscillation HALT mode                        | V <sub>DD</sub> = 3.0 V ± 10% <sup>Note 4</sup>   |      | 0.5  | 2.5  | mA   |
|                      |                                                                                                                                     | (C1 = C2 = 22 pr)                            | V <sub>DD</sub> = 2.0 V ± 10% <sup>Note 4</sup>   |      | 0.3  | 1.0  | mA   |
|                      | I <sub>DD3</sub>                                                                                                                    | 32.768-kHz crystal                           | $V_{DD} = 5.0 \text{ V} \pm 10\%$                 |      | 200  | 750  | μΑ   |
|                      |                                                                                                                                     | oscillation operating mode <sup>Note 2</sup> | $V_{DD} = 3.0 \text{ V} \pm 10\%$                 |      | 150  | 600  | μΑ   |
|                      |                                                                                                                                     | (C3 = C4 = 22 pF,<br>R = 220 k $\Omega$ )    | $V_{DD} = 2.0 \text{ V} \pm 10\%$                 |      | 130  | 450  | μΑ   |
|                      | I <sub>DD4</sub>                                                                                                                    | 32.768-kHz crystal                           | $V_{DD} = 5.0 \text{ V} \pm 10\%$                 |      | 25   | 150  | μΑ   |
|                      |                                                                                                                                     | oscillation HALT                             | V <sub>DD</sub> = 3.0 V ± 10%                     |      | 10   | 90   | μΑ   |
|                      | $\begin{array}{c} \text{mode}^{\text{Note 2}} \\ \text{(C3 = C4 = 22 pF,} \\ \text{R = 220 k}\Omega) \\ \\ \text{IDDS} \end{array}$ | (C3 = C4 = 22 pF,                            | V <sub>DD</sub> = 2.0 V ± 10%                     |      | 3.5  | 60   | μΑ   |
|                      |                                                                                                                                     | VDD = 5.0 V ± 10%                            |                                                   | 0.1  | 30   | μΑ   |      |
|                      |                                                                                                                                     | V <sub>DD</sub> = 3.0 V ± 10%                |                                                   | 0.05 | 10   | μΑ   |      |
|                      |                                                                                                                                     |                                              | V <sub>DD</sub> = 2.0 V ± 10%                     |      | 0.05 | 10   | μΑ   |

**Notes 1.** The current flowing to the ports (including the current flowing through the on-chip pull-up resistors) is not included.

- 2. Main system clock stopped.
- 3. High-speed mode operation (when the processor clock control register (PCC) is set to 00H).
- 4. Low-speed mode operation (when PCC is set to 02H).

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

### **★** Flash Memory Write/Erase Characteristics

# (TA = 10 to $40^{\circ}$ C, VDD = 1.8 to 5.5 V, in 5.0 MHz crystal oscillation operation mode)

| Parameter                                              | Symbol           | Conditions                                             | MIN. | TYP. | MAX.               | Unit  |
|--------------------------------------------------------|------------------|--------------------------------------------------------|------|------|--------------------|-------|
| Write current <sup>Note</sup><br>(V <sub>DD</sub> pin) | IDDW             | When VPP supply voltage = VPP1                         |      |      | 18                 | mA    |
| Write current <sup>Note</sup><br>(VPP pin)             | <b>I</b> PPW     | When VPP supply voltage = VPP1                         |      |      | 22.5               | mA    |
| Erase current <sup>Note</sup><br>(V <sub>DD</sub> pin) | IDDE             | When VPP supply voltage = VPP1                         |      |      | 18                 | mA    |
| Erase current <sup>Note</sup><br>(VPP pin)             | Ірре             | When V <sub>PP</sub> supply voltage = V <sub>PP1</sub> |      |      | 115                | mA    |
| Unit erase time                                        | ter              |                                                        | 0.5  | 1    | 1                  | S     |
| Total erase time                                       | tera             |                                                        |      |      | 20                 | S     |
| Write count                                            |                  | Erase/write are regarded as 1 cycle                    |      |      | 20                 | Times |
| V <sub>PP</sub> supply voltage                         | V <sub>PP0</sub> | In normal operation                                    | 0    |      | 0.2V <sub>DD</sub> | V     |
|                                                        | V <sub>PP1</sub> | During flash memory programming                        | 9.7  | 10.0 | 10.3               | V     |

**Note** The current flowing to the ports (including the current flowing through the on-chip pull-up resistors) is not included.



### **AC Characteristics**

# (1) Basic operation ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ , $V_{DD} = 1.8 \text{ to } 5.5 \text{ V}$ )

|   | Parameter                                   | Symbol                     | Cond                           | litions            | MIN. | TYP. | MAX. | Unit |
|---|---------------------------------------------|----------------------------|--------------------------------|--------------------|------|------|------|------|
|   | Cycle time (minimum instruction             | Тсү                        | Operating with main            | VDD = 2.7 to 5.5 V | 0.4  |      | 8    | μs   |
|   | execution time)                             |                            | system clock                   |                    | 1.6  |      | 8    | μs   |
|   |                                             |                            | Operating with subsystem clock |                    | 114  | 122  | 125  | μs   |
|   | TI80 input                                  | fτι                        | V <sub>DD</sub> = 2.7 to 5.5 V | : 2.7 to 5.5 V     |      |      | 4    | MHz  |
|   | frequency                                   |                            |                                |                    | 0    |      | 275  | kHz  |
|   | TI80 input high-                            | <b>t</b> тін, <b>t</b> ті∟ | V <sub>DD</sub> = 2.7 to 5.5 V |                    | 0.1  |      |      | μs   |
|   | /low-level width                            |                            |                                |                    | 1.8  |      |      | μs   |
| * | Interrupt input<br>high-/low-level<br>width | tinth,<br>tintl            | INTP0 to INTP2                 |                    | 10   |      |      | μs   |
| * | RESET input low-<br>level width             | trsl                       |                                |                    | 10   |      |      | μs   |

Tcy vs. VDD (main system clock)



### (2) Serial interface ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ , $V_{DD} = 1.8 \text{ to } 5.5 \text{ V}$ )

# (a) 3-wire serial I/O mode (SCK20...Internal clock)

| Parameter                          | Symbol                     | Condition                                    | Conditions                     |               |  | MAX. | Unit |
|------------------------------------|----------------------------|----------------------------------------------|--------------------------------|---------------|--|------|------|
| SCK20 cycle time                   | <b>t</b> KCY1              | V <sub>DD</sub> = 2.7 to 5.5 V               |                                | 800           |  |      | ns   |
|                                    |                            |                                              |                                | 3200          |  |      | ns   |
| SCK20 high-/low-                   | <b>t</b> KH1, <b>t</b> KL1 | V <sub>DD</sub> = 2.7 to 5.5 V               | op = 2.7 to 5.5 V              |               |  |      | ns   |
| level width                        |                            |                                              |                                | tkcy1/2 - 150 |  |      | ns   |
| SI20 setup time                    | tsıкı                      | V <sub>DD</sub> = 2.7 to 5.5 V               | DD = 2.7 to 5.5 V              |               |  |      | ns   |
| (to SCK20↑)                        |                            |                                              |                                | 500           |  |      | ns   |
| SI20 hold time                     | <b>t</b> KSI1              | V <sub>DD</sub> = 2.7 to 5.5 V               |                                | 400           |  |      | ns   |
| (from SCK20↑)                      |                            |                                              |                                | 600           |  |      | ns   |
| SO20 output delay time from SCK20↓ | <b>t</b> KSO1              | R = 1 k $\Omega$ , C =100 pF <sup>Note</sup> | V <sub>DD</sub> = 2.7 to 5.5 V | 0             |  | 250  | ns   |
| unie nom SCR204                    |                            |                                              |                                | 0             |  | 1000 | ns   |

Note R and C are the load resistance and load capacitance of the SO20 output line, respectively.

# (b) 3-wire serial I/O mode (SCK20...External clock)

| Parameter                          | Symbol                     | Conditi                                                   | ons                            | MIN. | TYP. | MAX. | Unit |
|------------------------------------|----------------------------|-----------------------------------------------------------|--------------------------------|------|------|------|------|
| SCK20 cycle time                   | tkcy2                      | V <sub>DD</sub> = 2.7 to 5.5 V                            |                                | 900  |      |      | ns   |
|                                    |                            |                                                           |                                | 3500 |      |      | ns   |
| SCK20 high-/low-                   | <b>t</b> KH2, <b>t</b> KL2 | V <sub>DD</sub> = 2.7 to 5.5 V                            |                                | 400  |      |      | ns   |
| level width                        |                            |                                                           |                                | 1600 |      |      | ns   |
| SI20 setup time (to                | tsık2                      | V <sub>DD</sub> = 2.7 to 5.5 V                            |                                | 100  |      |      | ns   |
| SCK20↑)                            |                            |                                                           |                                | 150  |      |      | ns   |
| SI20 hold time (from               | <b>t</b> KSI2              | V <sub>DD</sub> = 2.7 to 5.5 V                            |                                | 400  |      |      | ns   |
| SCK20↑)                            |                            |                                                           |                                | 600  |      |      | ns   |
| SO <u>20 se</u> tup time           | tkas2                      | V <sub>DD</sub> = 2.7 to 5.5 V                            |                                |      |      | 120  | ns   |
| (to SS20↓ when SS20 is used)       |                            |                                                           |                                |      |      | 400  | ns   |
| SO20 disable time (to SS20↑ when   | tksD2                      | V <sub>DD</sub> = 2.7 to 5.5 V                            |                                |      |      | 240  | ns   |
| SS20 is used)                      |                            |                                                           |                                |      |      | 800  | ns   |
| SO20 output delay time from SCK20↓ | <b>t</b> KSO2              | $R = 1 \text{ k}\Omega, C = 100 \text{ pF}^{\text{Note}}$ | V <sub>DD</sub> = 2.7 to 5.5 V | 0    |      | 300  | ns   |
| ume nom SCK20↓                     |                            |                                                           |                                | 0    |      | 1000 | ns   |

Note R and C are the load resistance and load capacitance of the SO20 output line, respectively.

# (c) UART mode (Dedicated baud rate generator output)

| Parameter     | Symbol | Conditions                     | MIN. | TYP. | MAX.  | Unit |
|---------------|--------|--------------------------------|------|------|-------|------|
| Transfer rate |        | V <sub>DD</sub> = 2.7 to 5.5 V |      |      | 78125 | bps  |
|               |        |                                |      |      | 19531 | bps  |

# (d) UART mode (External clock input)

|   | Parameter             | Symbol                     | Conditions                     | MIN. | TYP. | MAX.  | Unit |
|---|-----------------------|----------------------------|--------------------------------|------|------|-------|------|
| * | ASCK20 cycle          | tксүз                      | V <sub>DD</sub> = 2.7 to 5.5 V | 900  |      |       | ns   |
|   | time                  |                            |                                | 3500 |      |       | ns   |
|   | ASCK20 high-/low-     | <b>t</b> кнз, <b>t</b> кLз | V <sub>DD</sub> = 2.7 to 5.5 V | 400  |      |       | ns   |
|   | level width           |                            |                                | 1600 |      |       | ns   |
|   | Transfer rate         |                            | V <sub>DD</sub> = 2.7 to 5.5 V |      |      | 39063 | bps  |
|   |                       |                            |                                |      |      | 9766  | bps  |
|   | ASCK20 rise/fall time | tr, tr                     |                                |      |      | 1     | μs   |

### AC Timing Test Points (Except the X1 and XT1 inputs)



# **Clock Timing**



### **TI Timing**



# **Interrupt Input Timing**



# **RESET** Input Timing



### **Serial Transfer Timing**

### 3-wire serial I/O mode:



### **Remark** m = 1, 2

# 3-wire serial I/O mode (when $\overline{SS20}$ is used):



# **UART mode (External clock input):**



#### Data Memory Stop Mode Low Supply Voltage Data Retention Characteristics (TA = -40 to +85°C)

| Parameter                                 | Symbol            | Conditions                   | MIN. | TYP.   | MAX. | Unit |
|-------------------------------------------|-------------------|------------------------------|------|--------|------|------|
| Data retention supply voltage             | V <sub>DDDR</sub> |                              | 1.8  |        | 5.5  | V    |
| Release signal set time                   | tsrel             |                              | 0    |        |      | μs   |
| Oscillation                               | twait             | Release by RESET             |      | 215/fx |      | ms   |
| stabilization wait time <sup>Note 1</sup> |                   | Release by interrupt request |      | Note 2 |      | ms   |

- **Notes 1.** The oscillation stabilization wait time is the period when CPU operation is stopped in order to avoid unstable operation at the beginning of oscillation.
  - 2. 2<sup>12</sup>/fx, 2<sup>15</sup>/fx, or 2<sup>17</sup>/fx can be selected according to the setting of bits 0 to 2 (OSTS0 to OSTS2) of the oscillation stabilization time selection register (OSTS).

Remark fx: Main system clock oscillation frequency

#### Data Retention Timing (STOP Mode Release by RESET)



#### ★ Data Retention Timing (Standby Release Signal: STOP Mode Release by Interrupt Signal)



### **★ 8. CHARACTERISTICS CURVES**





## 9. PACKAGE DRAWINGS

# 44 PIN PLASTIC LQFP (10x10)







## NOTE

Each lead centerline is located within 0.16 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS            |
|------|------------------------|
| A    | 12.0±0.2               |
| В    | 10.0±0.2               |
| С    | 10.0±0.2               |
| D    | 12.0±0.2               |
| F    | 1.0                    |
| G    | 1.0                    |
| Н    | $0.37^{+0.08}_{-0.07}$ |
| ı    | 0.2                    |
| J    | 0.8 (T.P.)             |
| K    | 1.0±0.2                |
| L    | 0.5                    |
| М    | 0.17+0.03              |
| N    | 0.10                   |
| Р    | 1.4±0.05               |
| Q    | 0.1±0.05               |
| R    | 3°+4°<br>-3°           |
| S    | 1.6 MAX.               |
| U    | 0.6±0.15               |
|      | C44CD 00 0EC 4         |

S44GB-80-8ES-1

## **\* 10. RECOMMENDED SOLDERING CONDITIONS**

The  $\mu$ PD78F9046 should be soldered and mounted under the following recommended conditions.

For the details of the recommended soldering conditions, refer to the document **Semiconductor Device Mounting Technology Manual (C10535E)**.

For soldering methods and conditions other than those recommended below, contact your NEC sales representative.

Table 10-1. Surface Mounting Type Soldering Conditions

 $\mu$ PD78F9046GB-8ES: 44-pin plastic LQFP (10 × 10 mm)

| Soldering Method | Soldering Conditions                                                                                                                      | Recommended<br>Condition Symbol |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 235°C, Time: 30 seconds max. (at 210°C or higher), Count: twice or less                                         | IR35-00-2                       |
| VPS              | Package peak temperature: 215°C, Time: 40 seconds max. (at 200°C or higher), Count: twice or less                                         | VP15-00-2                       |
| Wave soldering   | Solder bath temperature: 260°C max., Time: 10 seconds max., Count: Once, Preheating temperature: 120°C max. (package surface temperature) | WS60-00-1                       |
| Partial heating  | Pin temperature: 300°C max., Time: 3 seconds max. (per pin row)                                                                           | _                               |

Caution Do not use different soldering methods together (except for partial heating).

# APPENDIX A DIFFERENCES BETWEEN $\mu$ PD78F9046 AND MASK ROM VERSIONS

The  $\mu$ PD78F9046 has flash memory in place of the internal ROM of the mask ROM versions ( $\mu$ PD789046). Differences between the  $\mu$ PD78F9046 and mask ROM versions are shown in Table A-1.

Table A-1. Differences Between  $\mu$ PD78F9046A and Mask ROM Versions

| Parameter                         |                         | Flash Memory Version Mask ROM Versions |               |  |
|-----------------------------------|-------------------------|----------------------------------------|---------------|--|
|                                   |                         | μPD78F9046                             | μPD789046     |  |
| Internal                          | ROM structure           | Flash memory                           | Mask ROM      |  |
| memory                            | ROM capacity            | 16 Kbytes                              |               |  |
|                                   | High-speed RAM capacity | 512 bytes                              |               |  |
| V <sub>PP</sub> pin               |                         | Available                              | Not available |  |
| IC pin  Electrical specifications |                         | Not available                          | Available     |  |
|                                   |                         | See the relevant data sheet            |               |  |

#### Caution

There are differences in noise immunity and noise radiation between the flash memory and mask ROM versions. When pre-producing an application set with the flash memory version and then mass-producing it with the mask ROM version, be sure to conduct sufficient evaluations for the consumer samples (not engineering samples) of the mask ROM version.



# APPENDIX B DEVELOPMENT TOOLS

The following development tools are available for system development using the  $\mu$ PD78F9046.

# **Language Processing Software**

|   | RA78K0S <sup>Notes 1, 2, 3</sup>   | Assembler package common to 78K/0S Series              |  |
|---|------------------------------------|--------------------------------------------------------|--|
|   | CC78K0S <sup>Notes 1, 2, 3</sup>   | C compiler package common to 78K/0S Series             |  |
|   | DF789026 <sup>Notes 1, 2, 3</sup>  | Device file for the $\mu$ PD789046 Subseries           |  |
| ĸ | CC78K0S-L <sup>Notes 1, 2, 3</sup> | C compiler library source file common to 78K/0S Series |  |

## **★ Flash Memory Writing Tools**

| Flashpro III<br>(FL-PR3 <sup>Note 4</sup> , PG-FP3) | Dedicated flash programmer for microcontrollers incorporating flash memory |
|-----------------------------------------------------|----------------------------------------------------------------------------|
| FA-44GB-8ES <sup>Note 4</sup>                       | Flash memory writing adapter for 44-pin plastic LQFP (GB-8ES type)         |

# **Debugging Tools**

|   | IE-78K0S-NS<br>In-circuit emulator                        | In-circuit emulator for debugging the hardware and software of the application system using the 78K/0S series. Supports the integrated debugger (ID78K0S-NS). Used with an AC adapter, emulation probe, and interface adapter that connects the host machine. |
|---|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | IE-70000-MC-PS-B<br>AC adapter                            | Adapter that distributes power supply from an AC100- to 240-V outlet.                                                                                                                                                                                         |
|   | IE-70000-98-IF-C<br>Interface adapter                     | Adapter when using a PC-9800 series PC (except notebook type) as the host machine of the IE-78K0S-NS (C bus supported).                                                                                                                                       |
|   | IE-70000-CD-IF-A<br>PC card interface                     | PC card and interface cable when using a notebook type PC as the host machine of the IE-78KOS-NS (PCMCIA socket supported).                                                                                                                                   |
|   | IE-70000-PC-IF-C<br>Interface adapter                     | Adapter when using an IBM PC/AT <sup>™</sup> or compatible as the host machine of the IE-78K0S-NS (ISA bus supported).                                                                                                                                        |
| * | IE-70000-PCI-IF<br>Interface adapter                      | Adapter when using a PC with PCI bus as the host machine of the IE-78K0S-NS.                                                                                                                                                                                  |
|   | IE-789026-NS-EM1<br>Emulation board                       | Board for emulating device-specific peripheral hardware. Used with an in-circuit emulator.                                                                                                                                                                    |
| * | NP-44GB <sup>Note 4</sup><br>NP-44GB-TQ <sup>Note 4</sup> | Board connecting an in-circuit emulator and target system. For 44-pin plastic LQFP (GB-3BS type) and 44-pin plastic LQFP (GB-8ES type).                                                                                                                       |
|   | SM78K0S <sup>Notes 1,2</sup>                              | System simulator common to 78K/0S Series                                                                                                                                                                                                                      |
| * | ID78K0S-NS <sup>Notes 1,2</sup>                           | Integrated debugger common to 78K/0S Series                                                                                                                                                                                                                   |
|   | DF789046 <sup>Notes 1,2</sup>                             | Device file for $\mu$ PD789046 Subseries                                                                                                                                                                                                                      |

## **Real-Time OS**

| MX78K0S <sup>Notes 1, 2</sup> | OS for 78K/0S Series |
|-------------------------------|----------------------|
|-------------------------------|----------------------|

Notes 1. Based on the PC-9800 series (Japanese/English Windows™)

- 2. Based on IBM PC/AT and compatibles (Japanese/English Windows)
- 3. Based on the HP9000 series 700<sup>™</sup> (HP-UX<sup>™</sup>), SPARCstation<sup>™</sup> (SunOS<sup>™</sup>, Solaris<sup>™</sup>), and NEWS<sup>™</sup> (NEWS-OS<sup>™</sup>)
- **4.** Products manufactured by Naito Densei Machida Mfg. Co., Ltd. (+81-44-822-3813). Contact an NEC distributor regarding the purchase of these products.

**Remark** The RA78K0S, CC78K0S, and SM78K0S can be used in combination with the DF789046.



## APPENDIX C RELATED DOCUMENTS

# **★ Documents Related to Devices**

| Document Name                                              | Document No. |          |
|------------------------------------------------------------|--------------|----------|
|                                                            | English      | Japanese |
| μPD789046 Data Sheet                                       | U13380E      | U13380J  |
| μPD78F9046 Data Sheet                                      | This manual  | U13546J  |
| μPD789046 Subseries User's Manual                          | U13600E      | U13600J  |
| 78K/0S Series User's Manual — Instruction                  | U11047E      | U11047J  |
| 78K/0, 78K/0S Series Application Note — Flash Memory Write | U14458E      | U14458J  |

# **Documents Related to Development Tools (User's Manuals)**

| Document Name                                |                                                   | Document No.   |                |
|----------------------------------------------|---------------------------------------------------|----------------|----------------|
|                                              |                                                   | English        | Japanese       |
| RA78K0S Assembler Package                    | Operation                                         | U11622E        | U11622J        |
|                                              | Assembly Language                                 | U11599E        | U11599J        |
|                                              | Structured Assembly Language                      | U11623E        | U11623J        |
| CC78K0S C Compiler                           | Operation                                         | U11816E        | U11816J        |
|                                              | Language                                          | U11817E        | U11817J        |
| SM78K0S System Simulator Windows Based       | Reference                                         | U11489E        | U11489J        |
| SM78K Series System Simulator                | External Parts User Open Interface Specifications | U10092E        | U10092J        |
| ID78K0S-NS Integrated Debugger Windows Based | Reference                                         | U12901E        | U12901J        |
| IE-78K0S-NS In-Circuit Emulator              |                                                   | U13549E        | U13549J        |
| IE-789046-NS-EM1 Emulation Board             |                                                   | To be prepared | To be prepared |

# **Documents Related to Embedded Software (User's Manuals)**

| Document Name            |             | Document No. |          |
|--------------------------|-------------|--------------|----------|
|                          |             | English      | Japanese |
| 78K/0S Series OS MX78K0S | Fundamental | U12938E      | U12938J  |

Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document for designing.

## **Other Related Documents**

| Document Name                                                                      | Document No. |          |
|------------------------------------------------------------------------------------|--------------|----------|
|                                                                                    | English      | Japanese |
| SEMICONDUCTOR SELECTION GUIDE Products & Packages (CD-ROM)                         | X13769X      |          |
| Semiconductor Device Mounting Technology Manual                                    | C10535E      | C10535J  |
| Quality Grades on NEC Semiconductor Device                                         | C11531E      | C11531J  |
| NEC Semiconductor Device Reliability/Quality Control System                        | C10983E      | C10983J  |
| Guide to Prevent Damage for Semiconductor Devices by Electrostatic Discharge (ESD) | C11892E      | C11892J  |
| Guide to Microcomputer-Related Products by Third Party                             | _            | U11416J  |

Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document for designing.

[MEMO]

## NOTES FOR CMOS DEVICES

## 1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

#### Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

# (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

#### Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

## 3 STATUS BEFORE INITIALIZATION OF MOS DEVICES

#### Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

**EEPROM** is a trademark of NEC Corporation.

Windows is either a registered trademark or trademark of Microsoft Corporation in the United States and/or other countries.

PC/AT is a trademark of International Business Machines Corporation.

HP9000 series 700 and HP-UX are trademarks of Hewlett-Packard Company.

SPARCstation is a trademark of SPARC International, Inc.

Solaris and SunOS are trademarks of Sun Microsystems, Inc.

NEWS and NEWS-OS are trademarks of Sony Corporation.

# **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify:

- · Device availability
- · Ordering information
- · Product release schedule
- Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

## **NEC Electronics Inc. (U.S.)**

Santa Clara, California Tel: 408-588-6000 800-366-9782 Fax: 408-588-6130 800-729-9288

## **NEC Electronics (Germany) GmbH**

Duesseldorf, Germany Tel: 0211-65 03 02 Fax: 0211-65 03 490

## **NEC Electronics (UK) Ltd.**

Milton Keynes, UK Tel: 01908-691-133 Fax: 01908-670-290

#### NEC Electronics Italiana s.r.l.

Milano, Italy Tel: 02-66 75 41 Fax: 02-66 75 42 99

## **NEC Electronics (Germany) GmbH**

Benelux Office Eindhoven, The Netherlands Tel: 040-2445845 Fax: 040-2444580

## **NEC Electronics (France) S.A.**

Velizy-Villacoublay, France Tel: 01-30-67 58 00 Fax: 01-30-67 58 99

## **NEC Electronics (France) S.A.**

Madrid Office Madrid, Spain Tel: 91-504-2787 Fax: 91-504-2860

## **NEC Electronics (Germany) GmbH**

Scandinavia Office Taeby, Sweden Tel: 08-63 80 820 Fax: 08-63 80 388

## **NEC Electronics Hong Kong Ltd.**

Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044

## **NEC Electronics Hong Kong Ltd.**

Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411

## **NEC Electronics Singapore Pte. Ltd.**

United Square, Singapore Tel: 65-253-8311 Fax: 65-250-3583

## **NEC Electronics Taiwan Ltd.**

Taipei, Taiwan Tel: 02-2719-2377 Fax: 02-2719-5951

## NEC do Brasil S.A.

Electron Devices Division Guarulhos-SP Brasil Tel: 55-11-6462-6810 Fax: 55-11-6462-6829

J00.7

The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such.

- The information in this document is current as of December, 1999. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document.
- NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of
  third parties by or arising from the use of NEC semiconductor products listed in this document or any other
  liability arising from the use of such products. No license, express, implied or otherwise, is granted under any
  patents, copyrights or other intellectual property rights of NEC or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers
  agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize
  risks of damage to property or injury (including death) to persons arising from defects in NEC
  semiconductor products, customers must incorporate sufficient safety measures in their design, such as
  redundancy, fire-containment, and anti-failure features.
- NEC semiconductor products are classified into the following three quality grades:
  - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

- (1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).